UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

Senior Engineer Design Verification - FPGA SoC

159350
San Jose, CA, United States
Nov 24, 2020

Share:

Job Description

Description

At Xilinx, we are leading the industry transformation to build an adaptable, intelligent world. ARE YOU bold, collaborative, and creative? We develop leaders and innovators who want to revolutionize the world of technology. We believe that by embracing diverse ideas, pushing boundaries, and working together as ONEXILINX, anything is possible.

Our culture of innovation began with the invention of the Field Programmable Gate Array (FPGA), and with the 2018 introduction of our Adaptive Compute Acceleration Platform (ACAP), has made a quantum leap in capability, solidifying our role as the adaptable platform supplier of choice. From the beginning, we have always believed in providing inventors with products and platforms that are infinitely adaptable. From self-driving cars, to world-record genome processing, to AI and big data, to the world's first 5G networks, we empower the world's builders and visionaries whose ideas solve every day problems and improve people's lives.

If you are PASSIONATE, ADAPTABLE, and INNOVATIVE, Xilinx is the right place for you! At Xilinx, we care deeply about creating significant development experiences while building a strong sense of belonging and connection. We champion an environment of empowered learning, wellness, community engagement, and recognition, so you can focus on work that matters - world class technology that improves the way we live and work. We are ONEXILINX.

 

Job Responsibilities:

  • Develop Block, Sub System and Full chip Verification Environment and Test benches using SystemVerilog and Universal Verification Methodology (UVM)
  • Use simulation tools like Synopsys VCS, Cadence IES to test FPGA fabric and SoC
  • Develop sequences, tests cases, checkers, scoreboards and implement functional coverage using System Verilog and UVM
  • Manage Regressions, analyze coverage and debug failures using Verdi and DVE
  • Utilize good understanding of state of the art verification techniques like constraint random and coverage driven verification.
  • Develop Code to run on CPUs using programing/SW languages like C
  • Manage regressions and extract coverage and regression data using tools like Perl or Python
  • Create regressions and coverage reports and provide updates to the management
  • Communicate with cross functional teams on technical issues and status updates

 

#mh

Job Qualifications

Bachelor's Degree w/ 5+ years or MS w/ 3+ years or PhD in Electrical Engineering, Computer Engineering, or Computer Science or related equivalent

  • Requires proven track record in technical leadership. This includes planning, execution, tracking, verification closure, and delivery to programs.
  • Requires strong experience with development of UVM, OVM, VMM and/or Verilog, System Verilog test benches for full chip testbench and usage of simulation tools/debug environments like Synopsys VCS, Cadence IES to test full chip FPGA fabric and SoCs.
  • Requires strong understanding of state of the art of verification techniques, including assertion and metric-driven verification.
  • Verification experience in MathEngine/DSP optimized for wireless applications, AXI, NoC, HBM, DDR4, PCIe verification is a plus.
  • Verification experience in full chip verification is a plus.
  • Familiarity with verification management tools as well as understanding of database management particularly as it pertains to regression management is a plus.
  • Strong understanding of different phases of ASIC and/or full custom chip development is required.
  • Experience with FPGA programming and software is a plus.
  • Verification experience in PCIe, Processors, Graphics is a plus.
  • Experience with formal property checking tools such as Cadence (IEV), Jasper, and Synopsys (Magellan) is a plus.
  • Experience with gate level simulation, power verification, reset verification, contention checking, abstraction techniques is a plus.
  • DFX/DFT and UPF/ power-ware - simulation experience is a plus
Share:

Similar Jobs

System Engineering Intern

San Jose, CA, United States

FPGA Architecture Test Development Intern

San Jose, CA, United States

PHY/PLL Senior RTL Design Engineer

San Jose, CA, United States

Software Engineering Intern (Timing Model)

San Jose, CA, United States

Functional Safety Architecture Intern

San Jose, CA, United States

Director, Global Demand Campaigns

San Jose, CA, United States

Senior Staff Reliability Engineer

San Jose, CA, United States

Legal Assistant

San Jose, CA, United States

Software Engineer Intern

San Jose, CA, United States

Vivado Implementation Tools Intern

San Jose, CA, United States

Staff Analog/Mixed Signal Design Engineer

San Jose, CA, United States

Vivado Implementation Tools Intern

San Jose, CA, United States

System Engineering Intern

San Jose, CA, United States

Software Engineering Intern (Power Modeling)

San Jose, CA, United States

SI/PI System Design Engineer

San Jose, CA, United States

Product Marketing Engineer

San Jose, CA, United States

Senior Software Test Engineer

San Jose, CA, United States

Rotation Program – Technical Sales Engineer

San Jose, CA, United States

Staff Board/Systems Application Engineer

San Jose, CA, United States

IC Package Development Architect

San Jose, CA, United States

Senior CAD Engineer

San Jose, CA, United States